High performance voltage follower with very low output resistance for WTA applications
Cargando...
Archivos
Fecha
2014-08
Autores
Padilla-Cantoya, Iván
Furth, Paul M.
Título de la revista
ISSN de la revista
Título del volumen
Editor
Institute of Electronics, Information and Communication Engineers
Resumen
Descripción
A modification of the conventional Flipped Voltage Follower (FVF) to enhance its output resistance is presented. It consists of replacing the conventional cascoding transistor of the basic cell by a regulated cascode scheme. This decreases the output resistance by a factor gmro approximately, the gain of a transistor as an amplifying stage. This is achieved with only two additional transistors and a biasing current IB, offering a significant advantage with respect to other previously reported architectures that require considerably increased power consumption and number of devices. Simulation results in 0.5 µm technology show an enhancement factor of 16, approximately, with respect to the conventional FVF, resulting in an output resistance of 3.1 Ω. Additionally, the proposed follower was implemented in a winner-take-all circuit to prove its functionality; simulation and experimental results confirm the proposed operation.
Palabras clave
Winner-Take-All (WTA) Analog Circuits, Voltage Follower, Analog CMOS Integrated Circuits, Integrated Circuits
Citación
Padilla-Cantoya, I., Furth, P. (2014). “High performance voltage follower with very low output resistance for WTA applications”. IEICE Electronics Express, 11(17), pp. 1-7. Tokyo, Japan: Institute of Electronics, Information and Communication Engineers.