Test Modules Design for a SerDes Chip in 130 nm CMOS technology

Cargando...
Miniatura

Fecha

2016-07

Autores

Limones-Mora, César F.

Título de la revista

ISSN de la revista

Título del volumen

Editor

ITESO

Resumen

Descripción

In this thesis, a DFT architecture is proposed for testing a high-speed SerDes circuit. This architecture suggests the implementation of three testing modules: a comparator, a linear-feedback shift register (LFSR) and a signal driver. By embedding these test modules to the SerDes, the circuit will be able to perform eight different operating modes for testing in addition to the functional mode. With these operating modes, the functionality of all the modules individually and collectively can be tested by the use of multiplexers and BIST.

Palabras clave

DFT, Serializer, Deserializer, LFSR, SerDes, 130nm, CMOS, Comparator, RTL, Test Modules

Citación

Limones-Mora, C. F. (2016). Test Modules Design for a SerDes Chip in 130 nm CMOS technology. Trabajo de obtención de grado, Especialidad en Diseño de Sistemas de Chip. Tlaquepaque, Jalisco: ITESO